• JEDEC JP001A
Provide PDF Format

Learn More

JEDEC JP001A

  • FOUNDRY PROCESS QUALIFICATION GUIDELINES (Wafer Fabrication Manufacturing Sites)
  • standard by JEDEC Solid State Technology Association, 02/01/2014
  • Publisher: JEDEC

$44.00$87.00


This document provides a guideline for the minimum set of measurements to qualify a new semiconductor wafer process. It is written with particular reference to a generic silicon based CMOS logic technology. While it may be applicable to other technologies (e.g., analog CMOS, bipolar, BICMOS, GaAs, etc.), some sections apply specifically to CMOS. No effort was made in the present document to cover all the qualification requirements for specific other technologies, e.g., Cu/Low K interconnects or ultra thin gate oxide. This publication, is co-sponsored by JEDEC JC-14.2 and the FSA (Fabless Semiconductor Association). It originated at the FSA as a technology specific document, and has evolved into a generic set of qualification requirements.

Related Products

JEDEC JESD 212

JEDEC JESD 212

GDDR5 SGRAM..

$96.00 $191.00

JEDEC JESD229

JEDEC JESD229

Wide I/O Single Data Rate (Wide I/O SDR)..

$58.00 $116.00

JEDEC JESD76-1

JEDEC JESD76-1

STANDARD DESCRIPTION OF 1.2 V CMOS LOGIC DEVICES (WIDE RANGE OPERATION)..

$24.00 $48.00

JEDEC JEB 19

JEDEC JEB 19

RECOMMENDED CHARACTERIZATION OF MOS SHIFT REGISTERS..

$26.00 $51.00